Interface between SysML and Sequence Planner Language for Formal Verification
Paper i proceeding, 2013

This paper presents a method and software for interfacing Systems Modeling Language (SysML) and Sequence Planner Language (SPL). Exchange of information between different software tools is of major interest for modern manufacturing industries from early design to final implementation. SysML, with its structure as a common platform, can then be interfaced with other domain-specific modeling tools to achieve information exchange. This paper presents a method to interface SysML with a recently introduced language for operation sequences called Sequence Planner Language (SPL). By this method, necessary information from behavioral constructs of SysML model are extracted and structured in SPL. This language, being a formal, graphical language,can be used to formally verify the system for any blocking states. An academic and an industrial model developed in SysML are tested using the interface implementation and the results show that information from SysML can be visualized in SPL and formally verified to have no blocking states.

Författare

Sathyamyla Kanthabhabhajeya

Chalmers, Signaler och system, System- och reglerteknik

Joakim Berglund

Chalmers, Signaler och system, System- och reglerteknik

Petter Falkman

Chalmers, Signaler och system, System- och reglerteknik

Bengt Lennartson

Chalmers, Signaler och system, System- och reglerteknik

23rd Annual International Symposium of the International Council on Systems Engineering, INCOSE 2013

Vol. 1 222-236

23rd Annual International Symposium of the International Council on Systems Engineering, INCOSE 2013
Philadelphia, USA,

Drivkrafter

Hållbar utveckling

Styrkeområden

Produktion

Ämneskategorier

Reglerteknik

Mer information

Senast uppdaterat

2022-11-16