Runtime Verification Meets Controller Synthesis
Paper in proceeding, 2022

Reactive synthesis guarantees correct-by-construction controllers from logical specifications, but is costly—2EXPTIME-complete in the size of the specification. In a practical setting, the desired controllers need to interact with an environment, but the more precise the model of the environment used for synthesis, the greater the cost of synthesis. This can be avoided by using suitable abstractions of the environment, but this in turn requires appropriate techniques to mediate between controllers and the real environment. Runtime verification can help here, with monitors acting as these mediators, and even as activators or orchestrators of the desired controllers. In this paper we survey literature for combinations of monitors with controller synthesis, and consider other potential combinations as future research directions.

Author

Shaun Azzopardi

University of Gothenburg

Chalmers, Computer Science and Engineering (Chalmers), Formal methods

Nir Piterman

University of Gothenburg

Chalmers, Computer Science and Engineering (Chalmers), Formal methods

Gerardo Schneider

Chalmers, Computer Science and Engineering (Chalmers), Data Science and AI

University of Gothenburg

Lecture Notes in Computer Science

0302-9743 (ISSN) 1611-3349 (eISSN)

Vol. 13701 LNCS 382-396
978-3-031-19848-9 (ISBN)

11th International Symposium on Leveraging Applications of Formal Methods, Verification and Validation, ISoLA 2022
Rhodes, Greece,

Subject Categories (SSIF 2025)

Computer Sciences

DOI

10.1007/978-3-031-19849-6_22

More information

Latest update

11/26/2025