Active memory controller
Journal article, 2012
Memory architecture
Distributed shared memory
support
Interprocessor synchronization
architectures
Cache coherence
synchronization
chip
multiprocessors
Author
Z. Fang
NVIDIA
L. Zhang
Chinese Academy of Sciences
J. B. Carter
IBM Austin Research Laboratory
Sally A McKee
Chalmers, Computer Science and Engineering (Chalmers), Computer Engineering (Chalmers)
A. Ibrahim
Advanced Micro Devices, Inc.
M. A. Parker
NVIDIA
X. W. Jiang
Intel Corporation
Published in
Journal of Supercomputing
0920-8542 (ISSN) 1573-0484 (eISSN)
Vol. 62 Issue 1 p. 510-549Categorizing
Subject Categories (SSIF 2011)
Computer and Information Science
Identifiers
DOI
10.1007/s11227-011-0735-9