Circuit level, static power, and logic level power analyses
Paper i proceeding, 2010

Analyzing power consumption is a major factor in CMOS electronic design procedure. Power estimation approaches are more complicated than area and delay estimation since they depend on several factors such as signal transitions, clock frequency, CMOS technology, circuit's design and etc. This article describes different components of power dissipation in CMOS circuits such as Short Circuit, Static and Dynamic power, as a background to ease the way of further discussion on estimation methods. The major concept of the paper presents some power estimation methods at circuit and logic level and also static power analyses. Two main logic level estimation methods, Simulation-Based and probabilistic techniques are briefly described. The paper is finalized by comparison of the result of different power estimation method on an ALU circuit.

Författare

Salar Alipour

Chalmers, Data- och informationsteknik, Datorteknik

Babak Hidaji

Chalmers, Data- och informationsteknik, Datorteknik

Amir Sabbagh Pour

Göteborgs universitet

2010 IEEE International Conference on Electro/Information Technology, EIT2010, Normal, IL, United States, 20-22 May 2010

2154-0357 (ISSN)


978-1-4244-6873-7 (ISBN)

Ämneskategorier

Data- och informationsvetenskap

DOI

10.1109/EIT.2010.5612180

ISBN

978-1-4244-6873-7

Mer information

Skapat

2017-10-08