Bits of Knowledge: Combining Probabilistic and Formal Techniques for Secure and Low-Power Hardware Design
Licentiatavhandling, 2025
Computer Architecture
Functional programming
Formal verification
Low-power computing
Probabilistic modeling
Författare
Henrik Jansson Valter
Chalmers, Data- och informationsteknik, Funktionell programmering
Higher-order Hardware: Implementation and Evaluation of the Cephalopode Graph Reduction Processor
Proceedings - 2024 22nd ACM-IEEE International Symposium on Formal Methods and Models for System Design, MEMOCODE 2024,;(2024)p. 87-97
Paper i proceeding
Jansson Valter, H. Seger, C. J. BDD-Based Methods for Constrained and Biased Simulation-Vector Generation
Ämneskategorier (SSIF 2025)
Formella metoder
Datavetenskap (datalogi)
Datorteknik
Säkerhet, integritet och kryptologi
Utgivare
Chalmers
Room ED, EDIT Building, Campus Johanneberg
Opponent: Associate Prof. Roberto Guanciale, KTH